文件名称:Floating-Point-Adder
介绍说明--下载内容均来自于网络,请自行研究使用
浮点数加法器IP核的vhd设计。浮点数加法运算是运输中使用最高的运算,结合vhdl和EPGA可编程技术,完成具有5线级流水线结构、符合IEEE 754浮点标准、可参数化为单、双精度的浮点数加法器。-Floating point adder design IP core vhd. Floating-point addition operation is used in most transport operations, combined with vhdl and EPGA programmable technology, complete with 5 line-stage pipeline structure to meet IEEE 754 floating point standards, parameters into a single, double precision floating point adder.
相关搜索: double
precision
floating
point
adder
pipeline
Verilog
32
bit
floating
point
adder
double
precision
floating
point
addition
precision
floating
point
adder
pipeline
Verilog
32
bit
floating
point
adder
double
precision
floating
point
addition
(系统自动生成,下载前可以参看下载内容)
下载文件列表
浮点数加法器IP核的vhd设计.pdf