文件名称:doc
- 所属分类:
- VHDL编程
- 资源属性:
- [PPT]
- 上传时间:
- 2012-11-26
- 文件大小:
- 238kb
- 下载次数:
- 0次
- 提 供 者:
- sreek******
- 相关连接:
- 无
- 下载说明:
- 别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容均来自于网络,请自行研究使用
BIST for RAMs using ASTRA:
Transparent Built-In Self Test (BIST) schemes for RAM modules assure the preservation of the memory contents during periodic testing. Symmetric transparent BIST skips the signature prediction phase required in traditional transparent BIST schemes, achieving considerable reduction in test time. In symmetric transparent BIST schemes proposed to date, output data compaction is performed using either single-input or multiple-input shift registers whose characteristic polynomials are modified during testing. In this project, the utilization of accumulator modules for output data compaction in symmetric transparent BIST for RAMs is proposed. In this project, it has been demonstrated that accumulator based compaction scheme
Transparent Built-In Self Test (BIST) schemes for RAM modules assure the preservation of the memory contents during periodic testing. Symmetric transparent BIST skips the signature prediction phase required in traditional transparent BIST schemes, achieving considerable reduction in test time. In symmetric transparent BIST schemes proposed to date, output data compaction is performed using either single-input or multiple-input shift registers whose characteristic polynomials are modified during testing. In this project, the utilization of accumulator modules for output data compaction in symmetric transparent BIST for RAMs is proposed. In this project, it has been demonstrated that accumulator based compaction scheme
(系统自动生成,下载前可以参看下载内容)
下载文件列表
CODE.txt
15) An Accumulator-Based Compaction Scheme for Online BIST of RAMs.doc
PRS BIST.ppt
15) An Accumulator-Based Compaction Scheme for Online BIST of RAMs.doc
PRS BIST.ppt