搜索资源列表
t06n0100_big5
- 开发环境:Windows XP+IIS5.1+ASP+Access2003 当前版本:T06N0100 登陆帐号: 非凡国度 登陆密码: 123456 下载地址: 繁体版:http://www.oneidc.cn/down/t06n0100_big5.rar 简体版:http://www.oneidc.cn/down/t06n0100.rar 1、江湖武器系统的优化;增加拳头、弓箭装备;
(21)
- Web technology is not evolving in comfortable and incremental steps, but i s turbulent, erratic, and often rather uncomfortable. It is estimated that the Internet, arguably the most important part of the new technologica
t06n0100_big5
- 开发环境:Windows XP+IIS5.1+ASP+Access2003 当前版本:T06N0100 登陆帐号: 非凡国度 登陆密码: 123456 下载地址: 繁体版:http://www.oneidc.cn/down/t06n0100_big5.rar 简体版:http://www.oneidc.cn/down/t06n0100.rar 1、江湖武器系统的优化;增加拳头、弓箭装备;
(21)
- Web technology is not evolving in comfortable and incremental steps, but i s turbulent, erratic, and often rather uncomfortable. It is estimated that the Internet, arguably the most important part of the new technologica
tbp
- 利用ewb实现二倍频的电路-Ewb realize the use of frequency-doubling of the Second Circuit
threediv_clk
- 奇数分频和倍频,只需修改参数就可以实现较难得基数分频和倍频-Odd-numbered sub-band and octave, simply modify the parameters can be achieved relatively rare sub-base frequency and frequency-doubling
clock
- 用ds1302与c8051f120的测试程序,已通过测试,使用的是外部晶振倍频到90MHz-Using DS1302 with c8051f120 testing procedures, has been tested using an external frequency-doubling crystal to 90MHz
5050PWM_V54
- FPGA 实现基于ISA接口的3路编码器计数,和3路PWM/DA输出 编码器计数包括倍频、鉴相 PWM实现12位分辨率-FPGA-based ISA interface 3 Road encoder counts, and 3-way PWM/DA output encoder counts, including frequency doubling, phase PWM realize 12-bit resolution
3fp
- 奇数分频和倍频(只需修改参数就可以实现较难得基数分频和倍频)-Odd frequency and frequency-doubling (just modify the parameters can be achieved relatively rare sub-base frequency and octave)
Matlabjiedianyouhua
- 将潮流计算公式矢量化处理,利用Matlab编写潮流程序,并将Matlab的m文件编译成COM组件,可简单实现 Matlab和其它语言的混合编程。通过简单的函数调用即可完成如稀疏、解方程等一系列数学运算,并可轻易实现相关图形的 绘制。潮流计算中采用AMD算法对修正方程系数矩阵进行节点优化,并采用LDLT算法进行求解,有效地减少了注入元,计 算速度成倍提高。在混合编程的模式下,提高了程序开发速度、程序可靠性、计算效率和保密性。
phase_lock_vhdl
- 在VHDL下实现锁相环的源码和说明文档.通常用于分频或倍频时进行相位锁定.-To achieve phase-locked loop in the VHDL source code and documentation. Normally used when the frequency or frequency-doubling phase locked.
ZLJISHUQI
- 】文中重点讨论基于单片机的光电脉冲编码器计数器的软件倍频和辨向原理,并从编码 盘条纹和位置检测元件的空间分布原理出发给出了在编码器输出A、B 正交方波的前提下最多只 能4 倍频的结论,最后介绍了集倍频、辨向、计数于一体的单片机计数器原理,该计数器具有消除抖 动误计数、倍频数可选、计数长度无限制的特点-】 The article focused on single-chip-based optical pulse encode
myjcg
- 】文中重点讨论基于单片机的光电脉冲编码器计数器的软件倍频和辨向原理,并从编码 盘条纹和位置检测元件的空间分布原理出发给出了在编码器输出A、B 正交方波的前提下最多只 能4 倍频的结论,最后介绍了集倍频、辨向、计数于一体的单片机计数器原理,该计数器具有消除抖 动误计数、倍频数可选、计数长度无限制的特点-】 The article focused on single-chip-based optical pulse encode
josephson
- 基于Matlab对约瑟夫森结(Josephson Junction)RCSJ模型的交直流I-V特性及非线性混沌现象进行数值模拟。通过计算机数值模拟得到该模型的非线性微分方程数值解,研究了RCSJ模型中各参量对约瑟夫森结的影响,进而简要分析其I-V特性和非线性混沌现象的产生机理,绘制出约瑟夫森结的交直流I-V特性曲线、非线性微分方程的相图及因其高度非线性而引起的通过倍周期分岔和阵发性原理进入混沌状态的分岔图。还给出庞加莱截面及功率谱。-M
josephson(word)
- 摘要:本文基于Matlab对约瑟夫森结(Josephson Junction)RCSJ模型的交直流I-V特性及非线性混沌现象进行数值模拟。通过计算机数值模拟得到该模型的非线性微分方程数值解,研究了RCSJ模型中各参量对约瑟夫森结的影响,进而简要分析其I-V特性和非线性混沌现象的产生机理,绘制出约瑟夫森结的交直流I-V特性曲线、非线性微分方程的相图及因其高度非线性而引起的通过倍周期分岔和阵发性原理进入混沌状态的分岔图。 关键词:超导器
RH8000
- 基于状态监测的全数字预测倍频技术,适合做转速测量的预测算法。-Condition monitoring based on the prediction of all-digital frequency doubling technology, suitable for measuring the speed prediction algorithm.
CLOK
- 时钟分频。使用原有高频信号,将其10倍频,得到可用于八段数码管显示的扫描信号-Clock frequency. The use of the original high-frequency signal, frequency-doubling of its 10, the eight can be used to display the scanned digital signal
pulse24isolated
- simulation of 24 pulse isolated. it is the best compared with 12 pulse and below in power factor. it can be achieved with 12 pulse and simple pulse doubling circuit.
doubling
- Faster addition and doubling on elliptic curves addition
Logistic-period-doubling-bifurcation
- logistic period doubling bifurcation