文件名称:cpu
介绍说明--下载内容均来自于网络,请自行研究使用
(系统自动生成,下载前可以参看下载内容)
下载文件列表
cpu
cpu\.Xil-PlanAhead-4812-P002
cpu\.Xil-PlanAhead-4812-P002\ngc2edif
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\memory.edif
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\ngc2edif.log
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\TOP.edif
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\_xmsgs
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\_xmsgs\ngc2edif.xmsgs
cpu\1-100.coe
cpu\ACC.cmd_log
cpu\ACC.spl
cpu\ACC.sym
cpu\ACC.vhd
cpu\ALU.vhd
cpu\BR.vhd
cpu\CAR.vhd
cpu\cpu
cpu\cpu.gise
cpu\cpu.xise
cpu\cpu\alu.vhd
cpu\cpu\br.vhd
cpu\cpu\cpu.gise
cpu\cpu\cpu.xise
cpu\cpu\cpu_ise12migration.zip
cpu\cpu\cu.vhd
cpu\cpu\display.vhd
cpu\cpu\ipcore_dir
cpu\cpu\ipcore_dir\blk_mem_gen_ds512.pdf
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.asy
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.gise
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.mif
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.ngc
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.sym
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.v
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.veo
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.xco
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.xise
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design\blk_mem_gen_v6_3_top.ucf
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design\blk_mem_gen_v6_3_top.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design\blk_mem_gen_v6_3_top.xdc
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design\bmg_wrapper.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\implement.bat
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\implement.sh
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\planAhead_rdn.bat
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\planAhead_rdn.sh
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\planAhead_rdn.tcl
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\xst.prj
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\xst.scr
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\addr_gen.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\bmg_stim_gen.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\bmg_tb_pkg.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\bmg_tb_synth.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\bmg_tb_top.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\checker.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\data_gen.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\isim_tcl_cmds.tcl
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\simulate_isim.bat
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\simulate_mti.do
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\simulate_ncsim.sh
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\wave_mti.do
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\wave_ncsim.sv
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\random.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\isim_tcl_cmds.tcl
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\simulate_isim.bat
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\simulate_mti.do
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\simulate_ncsim.sh
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\wave_mti.do
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\wave_ncsim.sv
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3_flist.txt
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3_readme.txt
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3_xmdf.tcl
cpu\cpu\ipcore_dir\coregen.cgp
cpu\cpu\ipcore_dir\coregen.log
cpu\cpu\ipcore_dir\create_memory.tcl
cpu\cpu\ipcore_dir\edit_memory.tcl
cpu\cpu\ipcore_dir\memory
cpu\cpu\ipcore_dir\memory.asy
cpu\cpu\ipcore_dir\memory.gise
cpu\cpu\ipcore_dir\memory.mif
cpu\cpu\ipcore_dir\memory.ncf
cpu\cpu\ipcore_dir\memory.ngc
cpu\cpu\ipcore_dir\memory.sym
cpu\cpu\ipcore_dir\memory.v
cpu\cpu\ipcore_dir\memory.veo
cpu\cpu\ipcore_dir\memory.xco
cpu\cpu\ipcore_dir\memory.xise
cpu\cpu\ipcore_dir\memory\example_design
cpu\cpu\ipcore_dir\memory\example_design\bmg_wrapper.vhd
cpu\cpu\ipcore_dir\memory\example_design\memory_top.ucf
cpu\cpu\ipcore_dir\memory\example_design\memory_top.vhd
cpu\cpu\ipcore_dir\memory\example_design\memory_top.xdc
cpu\cpu\ipcore_dir\memory\implement
cpu\cpu\ipcore_dir\memory\implement\implement.bat
cpu\cpu\ipcore_dir\memory\implement\implement.sh
cpu\.Xil-PlanAhead-4812-P002
cpu\.Xil-PlanAhead-4812-P002\ngc2edif
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\memory.edif
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\ngc2edif.log
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\TOP.edif
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\_xmsgs
cpu\.Xil-PlanAhead-4812-P002\ngc2edif\_xmsgs\ngc2edif.xmsgs
cpu\1-100.coe
cpu\ACC.cmd_log
cpu\ACC.spl
cpu\ACC.sym
cpu\ACC.vhd
cpu\ALU.vhd
cpu\BR.vhd
cpu\CAR.vhd
cpu\cpu
cpu\cpu.gise
cpu\cpu.xise
cpu\cpu\alu.vhd
cpu\cpu\br.vhd
cpu\cpu\cpu.gise
cpu\cpu\cpu.xise
cpu\cpu\cpu_ise12migration.zip
cpu\cpu\cu.vhd
cpu\cpu\display.vhd
cpu\cpu\ipcore_dir
cpu\cpu\ipcore_dir\blk_mem_gen_ds512.pdf
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.asy
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.gise
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.mif
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.ngc
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.sym
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.v
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.veo
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.xco
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3.xise
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design\blk_mem_gen_v6_3_top.ucf
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design\blk_mem_gen_v6_3_top.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design\blk_mem_gen_v6_3_top.xdc
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\example_design\bmg_wrapper.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\implement.bat
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\implement.sh
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\planAhead_rdn.bat
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\planAhead_rdn.sh
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\planAhead_rdn.tcl
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\xst.prj
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\implement\xst.scr
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\addr_gen.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\bmg_stim_gen.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\bmg_tb_pkg.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\bmg_tb_synth.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\bmg_tb_top.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\checker.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\data_gen.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\isim_tcl_cmds.tcl
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\simulate_isim.bat
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\simulate_mti.do
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\simulate_ncsim.sh
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\wave_mti.do
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\functional\wave_ncsim.sv
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\random.vhd
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\isim_tcl_cmds.tcl
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\simulate_isim.bat
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\simulate_mti.do
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\simulate_ncsim.sh
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\wave_mti.do
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3\simulation\timing\wave_ncsim.sv
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3_flist.txt
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3_readme.txt
cpu\cpu\ipcore_dir\blk_mem_gen_v6_3_xmdf.tcl
cpu\cpu\ipcore_dir\coregen.cgp
cpu\cpu\ipcore_dir\coregen.log
cpu\cpu\ipcore_dir\create_memory.tcl
cpu\cpu\ipcore_dir\edit_memory.tcl
cpu\cpu\ipcore_dir\memory
cpu\cpu\ipcore_dir\memory.asy
cpu\cpu\ipcore_dir\memory.gise
cpu\cpu\ipcore_dir\memory.mif
cpu\cpu\ipcore_dir\memory.ncf
cpu\cpu\ipcore_dir\memory.ngc
cpu\cpu\ipcore_dir\memory.sym
cpu\cpu\ipcore_dir\memory.v
cpu\cpu\ipcore_dir\memory.veo
cpu\cpu\ipcore_dir\memory.xco
cpu\cpu\ipcore_dir\memory.xise
cpu\cpu\ipcore_dir\memory\example_design
cpu\cpu\ipcore_dir\memory\example_design\bmg_wrapper.vhd
cpu\cpu\ipcore_dir\memory\example_design\memory_top.ucf
cpu\cpu\ipcore_dir\memory\example_design\memory_top.vhd
cpu\cpu\ipcore_dir\memory\example_design\memory_top.xdc
cpu\cpu\ipcore_dir\memory\implement
cpu\cpu\ipcore_dir\memory\implement\implement.bat
cpu\cpu\ipcore_dir\memory\implement\implement.sh