文件名称:3_FirFullSerial

  • 所属分类:
  • VHDL编程
  • 资源属性:
  • [VHDL] [源码]
  • 上传时间:
  • 2017-04-06
  • 文件大小:
  • 15.31mb
  • 下载次数:
  • 0次
  • 提 供 者:
  • Keyo****
  • 相关连接:
  • 下载说明:
  • 别用迅雷下载,失败请重下,重下不扣分!

介绍说明--下载内容均来自于网络,请自行研究使用

基于Quartus II 13.0的FirFullSerial工程设计基本流程,内含详细doc文档-Based on Quartus II 13.0 FirFullSerial basic engineering design process, it contains a detailed doc document
(系统自动生成,下载前可以参看下载内容)

下载文件列表





3_FirFullSerial

...............\core

...............\....\adder.v

...............\....\clock_gen.v

...............\....\mult.v

...............\....\wave_gen.mif

...............\....\wave_rom.qip

...............\....\wave_rom.v

...............\....\wave_rom.v.bak

...............\dev

...............\...\FirFullSerial.qpf

...............\...\PLLJ_PLLSPE_INFO.txt

...............\...\adder.qip

...............\...\clock_gen.qip

...............\...\db

...............\...\..\FirFullSerial.map_bb.logdb

...............\...\..\add_sub_1nh.tdf

...............\...\..\add_sub_7jh.tdf

...............\...\..\altsyncram_2124.tdf

...............\...\..\altsyncram_8nc1.tdf

...............\...\..\altsyncram_cjc1.tdf

...............\...\..\altsyncram_ejc1.tdf

...............\...\..\altsyncram_jsc1.tdf

...............\...\..\altsyncram_qlc1.tdf

...............\...\..\clock_gen_altpll.v

...............\...\..\cmpr_ngc.tdf

...............\...\..\cmpr_rgc.tdf

...............\...\..\cmpr_sgc.tdf

...............\...\..\cntr_23j.tdf

...............\...\..\cntr_fgi.tdf

...............\...\..\cntr_ggi.tdf

...............\...\..\cntr_m9j.tdf

...............\...\..\decode_dvf.tdf

...............\...\..\design_top.asm.qmsg

...............\...\..\design_top.asm.rdb

...............\...\..\design_top.asm_labs.ddb

...............\...\..\design_top.autoh_e40e1.map.reg_db.cdb

...............\...\..\design_top.autos_3e921.map.reg_db.cdb

...............\...\..\design_top.cbx.xml

...............\...\..\design_top.cmp.bpm

...............\...\..\design_top.cmp.cdb

...............\...\..\design_top.cmp.hdb

...............\...\..\design_top.cmp.idb

...............\...\..\design_top.cmp.kpt

...............\...\..\design_top.cmp.logdb

...............\...\..\design_top.cmp.rdb

...............\...\..\design_top.cmp_merge.kpt

...............\...\..\design_top.cycloneive_io_sim_cache.31um_ff_1200mv_0c_fast.hsd

...............\...\..\design_top.cycloneive_io_sim_cache.31um_ss_1200mv_0c_slow.hsd

...............\...\..\design_top.cycloneive_io_sim_cache.31um_ss_1200mv_85c_slow.hsd

...............\...\..\design_top.db_info

...............\...\..\design_top.eda.qmsg

...............\...\..\design_top.fit.qmsg

...............\...\..\design_top.hier_info

...............\...\..\design_top.hif

...............\...\..\design_top.ipinfo

...............\...\..\design_top.lpc.html

...............\...\..\design_top.lpc.rdb

...............\...\..\design_top.lpc.txt

...............\...\..\design_top.map.ammdb

...............\...\..\design_top.map.bpm

...............\...\..\design_top.map.cdb

...............\...\..\design_top.map.hdb

...............\...\..\design_top.map.kpt

...............\...\..\design_top.map.qmsg

...............\...\..\design_top.map.rdb

...............\...\..\design_top.map_bb.cdb

...............\...\..\design_top.map_bb.hdb

...............\...\..\design_top.pplq.rdb

...............\...\..\design_top.pre_map.hdb

...............\...\..\design_top.pti_db_list.ddb

...............\...\..\design_top.root_partition.map.reg_db.cdb

...............\...\..\design_top.routing.rdb

...............\...\..\design_top.rtlv.hdb

...............\...\..\design_top.rtlv_sg.cdb

...............\...\..\design_top.rtlv_sg_swap.cdb

...............\...\..\design_top.sgdiff.cdb

...............\...\..\design_top.sgdiff.hdb

...............\...\..\design_top.sld_design_entry.sci

...............\...\..\design_top.sld_design_entry_dsc.sci

...............\...\..\design_top.smart_action.txt

...............\...\..\design_top.sta.qmsg

...............\...\..\design_top.sta.rdb

...............\...\..\design_top.sta_cmp.8_slow_1200mv_85c.tdb

...............\...\..\design_top.stingray_io_sim_cache.99um_ff_1200mv_0c_fast.hsd

...............\...\..\design_top.stingray_io_sim_cache.99um_tt_1200mv_0c_slow.hsd

...............\...\..\design_top.stingray_io_sim_cache.99um_tt_1200mv_85c_slow.hsd

...............\...\..\design_top.syn_hier_info

...............\...\..\design_top.tis_db_list.ddb

...............\...\..\design_top.tiscmp.fast_1200mv_0c.ddb

...............\...\..\design_top.tiscmp.fastest_slow_1200mv_0c

相关说明

  • 本站资源为会员上传分享交流与学习,如有侵犯您的权益,请联系我们删除.
  • 本站是交换下载平台,提供交流渠道,下载内容来自于网络,除下载问题外,其它问题请自行百度更多...
  • 请直接用浏览器下载本站内容,不要使用迅雷之类的下载软件,用WinRAR最新版进行解压.
  • 如果您发现内容无法下载,请稍后再次尝试;或者到消费记录里找到下载记录反馈给我们.
  • 下载后发现下载的内容跟说明不相乎,请到消费记录里找到下载记录反馈给我们,经确认后退回积分.
  • 如下载前有疑问,可以通过点击"提供者"的名字,查看对方的联系方式,联系对方咨询.

相关评论

暂无评论内容.

发表评论

*主  题:
*内  容:
*验 证 码:

源码中国 www.ymcn.org