文件名称:verilogvga
介绍说明--下载内容均来自于网络,请自行研究使用
基于DE2-70开发板的VGA接口实现程序,可在VGA屏幕上显示800*600分辨率的图像,刷新频率60Hz-Based on the DE2-70 development board VGA interface implementation procedures, can be displayed on a VGA screen images of the 800* 600 resolution, refresh rate of 60 hz
(系统自动生成,下载前可以参看下载内容)
下载文件列表
verilogvga\db\logic_util_heursitic.dat
..........\..\prev_cmp_vga_dis.asm.qmsg
..........\..\prev_cmp_vga_dis.eda.qmsg
..........\..\prev_cmp_vga_dis.fit.qmsg
..........\..\prev_cmp_vga_dis.map.qmsg
..........\..\prev_cmp_vga_dis.qmsg
..........\..\prev_cmp_vga_dis.tan.qmsg
..........\..\vga_dis.db_info
..........\..\vga_dis_global_asgn_op.abo
..........\incremental_db\compiled_partitions\vga_dis.db_info
..........\..............\...................\vga_dis.root_partition.map.kpt
..........\..............\README
..........\simulation\modelsim\modelsim.ini
..........\..........\........\msim_transcript
..........\..........\........\rtl_work\vga_dis\verilog.prw
..........\..........\........\........\.......\verilog.psm
..........\..........\........\........\.......\_primary.dat
..........\..........\........\........\.......\_primary.dbs
..........\..........\........\........\.......\_primary.vhd
..........\..........\........\........\......._vlg_tst\verilog.prw
..........\..........\........\........\...............\verilog.psm
..........\..........\........\........\...............\_primary.dat
..........\..........\........\........\...............\_primary.dbs
..........\..........\........\........\...............\_primary.vhd
..........\..........\........\........\_info
..........\..........\........\........\_vmake
..........\..........\........\vga_dis.sft
..........\..........\........\vga_dis.vo
..........\..........\........\vga_dis.vt
..........\..........\........\vga_dis_modelsim.xrf
..........\..........\........\vga_dis_run_msim_rtl_verilog.do
..........\..........\........\vga_dis_v.sdo
..........\..........\........\vsim.wlf
..........\vga_dis.asm.rpt
..........\vga_dis.cdf
..........\vga_dis.done
..........\vga_dis.dpf
..........\vga_dis.eda.rpt
..........\vga_dis.fit.rpt
..........\vga_dis.fit.smsg
..........\vga_dis.fit.summary
..........\vga_dis.flow.rpt
..........\vga_dis.map.rpt
..........\vga_dis.map.summary
..........\vga_dis.pin
..........\vga_dis.pof
..........\vga_dis.qpf
..........\vga_dis.qsf
..........\vga_dis.qws
..........\vga_dis.tan.rpt
..........\vga_dis.tan.summary
..........\vga_dis.v
..........\vga_dis_assignment_defaults.qdf
..........\vga_dis_nativelink_simulation.rpt
..........\simulation\modelsim\rtl_work\vga_dis
..........\..........\........\........\vga_dis_vlg_tst
..........\..........\........\........\_temp
..........\..........\........\rtl_work
..........\incremental_db\compiled_partitions
..........\simulation\modelsim
..........\db
..........\incremental_db
..........\simulation
verilogvga