文件名称:synchoronous_FIFO(jianban)
介绍说明--下载内容均来自于网络,请自行研究使用
基于IPcore的同步FIFO的设计。采用Verilog代码书写。读写位宽均为8bit,深度为32.-IPcore synchronous FIFO-based design. Using Verilog code writing. Read and write bits wide are 8bit, depth is 32.
(系统自动生成,下载前可以参看下载内容)
下载文件列表
synchoronous_FIFO(jianban)
..........................\fuse.log
..........................\fuse.xmsgs
..........................\fuseRelaunch.cmd
..........................\ipcore_dir
..........................\..........\coregen.cgp
..........................\..........\coregen.log
..........................\..........\create_RAM.tcl
..........................\..........\edit_RAM.tcl
..........................\..........\RAM
..........................\..........\RAM.asy
..........................\..........\RAM.gise
..........................\..........\RAM.ncf
..........................\..........\RAM.ngc
..........................\..........\RAM.sym
..........................\..........\RAM.v
..........................\..........\RAM.veo
..........................\..........\RAM.xco
..........................\..........\RAM.xise
..........................\..........\...\blk_mem_gen_v7_3_readme.txt
..........................\..........\...\doc
..........................\..........\...\...\blk_mem_gen_v7_3_vinfo.html
..........................\..........\...\...\pg058-blk-mem-gen.pdf
..........................\..........\...\example_design
..........................\..........\...\..............\RAM_exdes.ucf
..........................\..........\...\..............\RAM_exdes.vhd
..........................\..........\...\..............\RAM_exdes.xdc
..........................\..........\...\..............\RAM_prod.vhd
..........................\..........\...\implement
..........................\..........\...\.........\implement.bat
..........................\..........\...\.........\implement.sh
..........................\..........\...\.........\planAhead_ise.bat
..........................\..........\...\.........\planAhead_ise.sh
..........................\..........\...\.........\planAhead_ise.tcl
..........................\..........\...\.........\xst.prj
..........................\..........\...\.........\xst.scr
..........................\..........\...\simulation
..........................\..........\...\..........\addr_gen.vhd
..........................\..........\...\..........\bmg_stim_gen.vhd
..........................\..........\...\..........\bmg_tb_pkg.vhd
..........................\..........\...\..........\checker.vhd
..........................\..........\...\..........\data_gen.vhd
..........................\..........\...\..........\functional
..........................\..........\...\..........\..........\simcmds.tcl
..........................\..........\...\..........\..........\simulate_isim.bat
..........................\..........\...\..........\..........\simulate_mti.bat
..........................\..........\...\..........\..........\simulate_mti.do
..........................\..........\...\..........\..........\simulate_mti.sh
..........................\..........\...\..........\..........\simulate_ncsim.sh
..........................\..........\...\..........\..........\simulate_vcs.sh
..........................\..........\...\..........\..........\ucli_commands.key
..........................\..........\...\..........\..........\vcs_session.tcl
..........................\..........\...\..........\..........\wave_mti.do
..........................\..........\...\..........\..........\wave_ncsim.sv
..........................\..........\...\..........\RAM_synth.vhd
..........................\..........\...\..........\RAM_tb.vhd
..........................\..........\...\..........\random.vhd
..........................\..........\...\..........\timing
..........................\..........\...\..........\......\simcmds.tcl
..........................\..........\...\..........\......\simulate_isim.bat
..........................\..........\...\..........\......\simulate_mti.bat
..........................\..........\...\..........\......\simulate_mti.do
..........................\..........\...\..........\......\simulate_mti.sh
..........................\..........\...\..........\......\simulate_ncsim.sh
..........................\..........\...\..........\......\simulate_vcs.sh
......................