文件名称:I2C
- 所属分类:
- VHDL编程
- 资源属性:
- [VHDL] [源码]
- 上传时间:
- 2012-11-26
- 文件大小:
- 8kb
- 下载次数:
- 0次
- 提 供 者:
- huang*****
- 相关连接:
- 无
- 下载说明:
- 别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容均来自于网络,请自行研究使用
语言:verilog
功能:用Verilog HDL编写的I2C主机串行通信的程序。两条总线线路:一条串行数据线 SDA, 一条串行时钟线 SCL;串行的 8 位双向数据传输位速率在标准模式下可达 100kbit/s,快速模式下可达 400kbit/s ,高速模式下可达 3.4Mbit/s;在数据传输过程中,当时钟线为高电平时,数据线必须保持稳定。如果时钟线为高电平时数据线电平发生变化,会被认为是控制信号。
仿真工具:modelsim
综合工具:quartus -Language: verilog
Function: I2C written in Verilog HDL with the host serial communication program. Two bus lines: a serial data line SDA, a serial clock line SCL 8-bit bi-directional serial data transmission bit rate in the standard mode of up to 100kbit/s, fast mode, up to 400kbit/s, high-speed mode of up to 3.4Mbit/s in the data transmission process, when the clock line is high, the data line must remain stable. If the clock line is high level when the data line changes will be considered is the control signal.
Simulation tools: modelsim
synthesis tool: quartus II
功能:用Verilog HDL编写的I2C主机串行通信的程序。两条总线线路:一条串行数据线 SDA, 一条串行时钟线 SCL;串行的 8 位双向数据传输位速率在标准模式下可达 100kbit/s,快速模式下可达 400kbit/s ,高速模式下可达 3.4Mbit/s;在数据传输过程中,当时钟线为高电平时,数据线必须保持稳定。如果时钟线为高电平时数据线电平发生变化,会被认为是控制信号。
仿真工具:modelsim
综合工具:quartus -Language: verilog
Function: I2C written in Verilog HDL with the host serial communication program. Two bus lines: a serial data line SDA, a serial clock line SCL 8-bit bi-directional serial data transmission bit rate in the standard mode of up to 100kbit/s, fast mode, up to 400kbit/s, high-speed mode of up to 3.4Mbit/s in the data transmission process, when the clock line is high, the data line must remain stable. If the clock line is high level when the data line changes will be considered is the control signal.
Simulation tools: modelsim
synthesis tool: quartus II
相关搜索: i2c
verilog
quartus
modelsim
vhdl
I2c
verilog
ModelSim
modelsim
i2c
quartus
Verilog
hdl
quartus
verilog
quartus
modelsim
vhdl
I2c
verilog
ModelSim
modelsim
i2c
quartus
Verilog
hdl
quartus
(系统自动生成,下载前可以参看下载内容)
下载文件列表
I2C\I2C.v
...\I2C7407_TEST.v
...\I2C_config.v
...\I2C_Master.v
...\I2C_TEST.v
...\readwrite_test.v
...\trigate.v
...\trigate_bb.v
...\trigate_inst.v
...\trigate_test.v
I2C
...\I2C7407_TEST.v
...\I2C_config.v
...\I2C_Master.v
...\I2C_TEST.v
...\readwrite_test.v
...\trigate.v
...\trigate_bb.v
...\trigate_inst.v
...\trigate_test.v
I2C