文件名称:8537553516_FIR

  • 所属分类:
  • VHDL编程
  • 资源属性:
  • [Matlab] [源码]
  • 上传时间:
  • 2012-11-26
  • 文件大小:
  • 781kb
  • 下载次数:
  • 0次
  • 提 供 者:
  • 陈*
  • 相关连接:
  • 下载说明:
  • 别用迅雷下载,失败请重下,重下不扣分!

介绍说明--下载内容均来自于网络,请自行研究使用

滤波器设计最好的例子,采用并行输入方式,具有速度快、滤波能力强的特点。希望通过上传得到大家的认可和评价。-The best example of filter design, parallel input mode, high speed, filter characteristics and strong. We hope the recognition received by uploading and evaluation.
(系统自动生成,下载前可以参看下载内容)

下载文件列表

串行DA算法实现16阶FIR滤波器\da\adder_mac.v

...........................\..\ctrl_all.v

...........................\..\dacase8_1.v

...........................\..\dacase8_2.v

...........................\..\da_fir.prd

...........................\..\da_fir.prj

...........................\..\da_fir.qpf

...........................\..\DA_top.cr.mti

...........................\..\DA_top.mpf

...........................\..\DA_top.v

...........................\..\matlab_sim\fir_da.m

...........................\..\..........\fir_da_tb.m

...........................\..\..........\gencase.m

...........................\..\MUX_16X1_M.v

...........................\..\Q_258_0_15_0_.mif

...........................\..\Q_258_0_15_0_mif1.mif

...........................\..\readme.txt

...........................\..\..v_3\AutoConstraint_DA_top.sdc

...........................\..\.....\MUX_16X1_M.fse

...........................\..\.....\MUX_16X1_M.htm

...........................\..\.....\MUX_16X1_M.srd

...........................\..\.....\MUX_16X1_M.srm

...........................\..\.....\MUX_16X1_M.srr

...........................\..\.....\MUX_16X1_M.srs

...........................\..\.....\MUX_16X1_M.sxr

...........................\..\.....\MUX_16X1_M.tcl

...........................\..\.....\MUX_16X1_M.tlg

...........................\..\.....\MUX_16X1_M.vqm

...........................\..\.....\MUX_16X1_M.xrf

...........................\..\.....\MUX_16X1_M_cons.tcl

...........................\..\.....\MUX_16X1_M_rm.tcl

...........................\..\.....\Q_258_0_15_0_.mif

...........................\..\.....\Q_258_0_15_0_mif1.mif

...........................\..\.....\rpt_DA_top.areasrr

...........................\..\.....\rpt_DA_top_areasrr.htm

...........................\..\.....\syntmp\MUX_16X1_M.msg

...........................\..\.....\......\MUX_16X1_M.plg

...........................\..\.....\......\MUX_16X1_M_cons_ui.tcl

...........................\..\.....\......\MUX_16X1_M_flink.htm

...........................\..\.....\......\MUX_16X1_M_srr.htm

...........................\..\.....\......\MUX_16X1_M_toc.htm

...........................\..\.....\verif\MUX_16X1_M.vif

...........................\..\shift_ram.v

...........................\..\.im\adder_mac.v

...........................\..\...\ctrl_all.v

...........................\..\...\dacase8_1.v

...........................\..\...\dacase8_2.v

...........................\..\...\DA_top.v

...........................\..\...\DA_top_tb.v

...........................\..\...\imp_in.txt

...........................\..\...\MUX_16X1_M.v

...........................\..\...\shift_ram.v

...........................\..\veryclean.bat

...........................\..\work\@d@a_top\verilog.asm

...........................\..\....\........\_primary.dat

...........................\..\....\........\_primary.vhd

...........................\..\....\........_tb\verilog.asm

...........................\..\....\...........\_primary.dat

...........................\..\....\...........\_primary.vhd

...........................\..\....\.m@u@x_16@x1\verilog.asm

...........................\..\....\............\_primary.dat

...........................\..\....\............\_primary.vhd

...........................\..\....\adder_mac\verilog.asm

...........................\..\....\.........\_primary.dat

...........................\..\....\.........\_primary.vhd

...........................\..\....\ctrl_all\verilog.asm

...........................\..\....\........\_primary.dat

...........................\..\....\........\_primary.vhd

...........................\..\....\dacase8_1\verilog.asm

...........................\..\....\.........\_primary.dat

...........................\..\....\.........\_primary.vhd

...........................\..\....\........2\verilog.asm

...........................\..\....\.........\_primary.dat

...........................\..\....\.........\_primary.vhd

...........................\..\....\shift_ram\verilog.asm

...........................\..\....\.........\_primary.dat

...........................\..\....\.........\_prim

相关说明

  • 本站资源为会员上传分享交流与学习,如有侵犯您的权益,请联系我们删除.
  • 本站是交换下载平台,提供交流渠道,下载内容来自于网络,除下载问题外,其它问题请自行百度更多...
  • 请直接用浏览器下载本站内容,不要使用迅雷之类的下载软件,用WinRAR最新版进行解压.
  • 如果您发现内容无法下载,请稍后再次尝试;或者到消费记录里找到下载记录反馈给我们.
  • 下载后发现下载的内容跟说明不相乎,请到消费记录里找到下载记录反馈给我们,经确认后退回积分.
  • 如下载前有疑问,可以通过点击"提供者"的名字,查看对方的联系方式,联系对方咨询.

相关评论

暂无评论内容.

发表评论

*主  题:
*内  容:
*验 证 码:

源码中国 www.ymcn.org