文件名称:ver1.0

  • 所属分类:
  • 软件工程
  • 资源属性:
  • [Text]
  • 上传时间:
  • 2012-11-26
  • 文件大小:
  • 1kb
  • 下载次数:
  • 0次
  • 提 供 者:
  • pr***
  • 相关连接:
  • 下载说明:
  • 别用迅雷下载,失败请重下,重下不扣分!

介绍说明--下载内容均来自于网络,请自行研究使用

Shutdown of the UC1842 can be accomplished by two methods either raise pin 3 above 1 V or pull pin 1 below

a voltage two diode drops above ground. Either method causses the output of the PWM comparator to be high

(refer to block diagram). The PWM latch is reset dominant so that the output will remain low until the next clock

cycle after the shutdown condition at pin 1 and/or 3 is removed. In one example, an externally latched shutdown

may be accomplished by adding an SCR which will be reset by cycling VCC below the lower UVLO threshold. At

this pint the reference turns off, allowing the SCR to reset.-Shutdown of the UC1842 can be accomplished by two methods either raise pin 3 above 1 V or pull pin 1 below

a voltage two diode drops above ground. Either method causses the output of the PWM comparator to be high

(refer to block diagram). The PWM latch is reset dominant so that the output will remain low until the next clock

cycle after the shutdown condition at pin 1 and/or 3 is removed. In one example, an externally latched shutdown

may be accomplished by adding an SCR which will be reset by cycling VCC below the lower UVLO threshold. At

this pint the reference turns off, allowing the SCR to reset.
(系统自动生成,下载前可以参看下载内容)

下载文件列表

ver1.0.TXT

相关说明

  • 本站资源为会员上传分享交流与学习,如有侵犯您的权益,请联系我们删除.
  • 本站是交换下载平台,提供交流渠道,下载内容来自于网络,除下载问题外,其它问题请自行百度更多...
  • 请直接用浏览器下载本站内容,不要使用迅雷之类的下载软件,用WinRAR最新版进行解压.
  • 如果您发现内容无法下载,请稍后再次尝试;或者到消费记录里找到下载记录反馈给我们.
  • 下载后发现下载的内容跟说明不相乎,请到消费记录里找到下载记录反馈给我们,经确认后退回积分.
  • 如下载前有疑问,可以通过点击"提供者"的名字,查看对方的联系方式,联系对方咨询.

相关评论

暂无评论内容.

发表评论

*主  题:
*内  容:
*验 证 码:

源码中国 www.ymcn.org