文件名称:DDR-SDRAM
下载
别用迅雷、360浏览器下载。
如迅雷强制弹出,可右键点击选“另存为”。
失败请重下,重下不扣分。
如迅雷强制弹出,可右键点击选“另存为”。
失败请重下,重下不扣分。
介绍说明--下载内容均来自于网络,请自行研究使用
本应用指南描述了在 Virtex™ -4 XC4VLX25 FF668 -10C 器件中实现的 DDR SDRAM 控制器。该实现运用了直接时钟控制技术来实现数据采集,并采用自动校准电路来调整数据线上的延迟。-This application note describes a Virtex ™ -4 XC4VLX25 FF668-10C to implement the DDR SDRAM device controller. The clock control to achieve use of technology to achieve direct data acquisition, and automatic calibration circuit to adjust the data in line delay.
(系统自动生成,下载前可以参看下载内容)
下载文件列表
DDR SDRAM
.........\DDR SDRAM
.........\.........\DDR SDRAM
.........\.........\.........\mem_interface_top.txt
.........\.........\.........\mem_interface_top_addr_gen_0.txt
.........\.........\.........\mem_interface_top_backend_fifos_0.txt
.........\.........\.........\mem_interface_top_backend_rom_0.txt
.........\.........\.........\mem_interface_top_cmp_rd_data_0.txt
.........\.........\.........\mem_interface_top_controller_iobs_0.txt
.........\.........\.........\mem_interface_top_data_gen_16.txt
.........\.........\.........\mem_interface_top_data_path_0.txt
.........\.........\.........\mem_interface_top_data_path_iobs_0.txt
.........\.........\.........\mem_interface_top_data_tap_inc.txt
.........\.........\.........\mem_interface_top_data_write_0.txt
.........\.........\.........\mem_interface_top_ddr_controller_0.txt
.........\.........\.........\mem_interface_top_idelay_ctrl.txt
.........\.........\.........\mem_interface_top_infrastructure.txt
.........\.........\.........\mem_interface_top_infrastructure_iobs_0.txt
.........\.........\.........\mem_interface_top_iobs_0.txt
.........\.........\.........\mem_interface_top_main_0.txt
.........\.........\.........\mem_interface_top_parameters_0.txt
.........\.........\.........\mem_interface_top_pattern_compare8.txt
.........\.........\.........\mem_interface_top_RAM_D_0.txt
.........\.........\.........\mem_interface_top_rd_data_0.txt
.........\.........\.........\mem_interface_top_rd_data_fifo_0.txt
.........\.........\.........\mem_interface_top_rd_wr_addr_fifo_0.txt
.........\.........\.........\mem_interface_top_tap_ctrl_0.txt
.........\.........\.........\mem_interface_top_tap_logic_0.txt
.........\.........\.........\mem_interface_top_test_bench_0.txt
.........\.........\.........\mem_interface_top_top_0.txt
.........\.........\.........\mem_interface_top_user_interface_0.txt
.........\.........\.........\mem_interface_top_v4_dm_iob.txt
.........\.........\.........\mem_interface_top_v4_dqs_iob.txt
.........\.........\.........\mem_interface_top_v4_dq_iob.txt
.........\.........\.........\mem_interface_top_wr_data_fifo_16.txt
.........\DDR SDRAM
.........\.........\DDR SDRAM
.........\.........\.........\mem_interface_top.txt
.........\.........\.........\mem_interface_top_addr_gen_0.txt
.........\.........\.........\mem_interface_top_backend_fifos_0.txt
.........\.........\.........\mem_interface_top_backend_rom_0.txt
.........\.........\.........\mem_interface_top_cmp_rd_data_0.txt
.........\.........\.........\mem_interface_top_controller_iobs_0.txt
.........\.........\.........\mem_interface_top_data_gen_16.txt
.........\.........\.........\mem_interface_top_data_path_0.txt
.........\.........\.........\mem_interface_top_data_path_iobs_0.txt
.........\.........\.........\mem_interface_top_data_tap_inc.txt
.........\.........\.........\mem_interface_top_data_write_0.txt
.........\.........\.........\mem_interface_top_ddr_controller_0.txt
.........\.........\.........\mem_interface_top_idelay_ctrl.txt
.........\.........\.........\mem_interface_top_infrastructure.txt
.........\.........\.........\mem_interface_top_infrastructure_iobs_0.txt
.........\.........\.........\mem_interface_top_iobs_0.txt
.........\.........\.........\mem_interface_top_main_0.txt
.........\.........\.........\mem_interface_top_parameters_0.txt
.........\.........\.........\mem_interface_top_pattern_compare8.txt
.........\.........\.........\mem_interface_top_RAM_D_0.txt
.........\.........\.........\mem_interface_top_rd_data_0.txt
.........\.........\.........\mem_interface_top_rd_data_fifo_0.txt
.........\.........\.........\mem_interface_top_rd_wr_addr_fifo_0.txt
.........\.........\.........\mem_interface_top_tap_ctrl_0.txt
.........\.........\.........\mem_interface_top_tap_logic_0.txt
.........\.........\.........\mem_interface_top_test_bench_0.txt
.........\.........\.........\mem_interface_top_top_0.txt
.........\.........\.........\mem_interface_top_user_interface_0.txt
.........\.........\.........\mem_interface_top_v4_dm_iob.txt
.........\.........\.........\mem_interface_top_v4_dqs_iob.txt
.........\.........\.........\mem_interface_top_v4_dq_iob.txt
.........\.........\.........\mem_interface_top_wr_data_fifo_16.txt