文件名称:verilog_sdram
介绍说明--下载内容均来自于网络,请自行研究使用
I used code verilog. Synchronous dynamic random access memory (SDRAM) is dynamic random access memory (DRAM) that is synchronized with the system bus. Classic DRAM has an asynchronous interface, which means that it responds as quickly as possible to changes in control inputs. SDRAM has a synchronous interface, meaning that it waits for a clock signal before responding to control inputs and is therefore synchronized with the computer s system bus. The clock is used to drive an internal finite state machine that pipelines incoming commands. The data storage area is divided into several banks, allowing the chip to work on several memory access commands at a time, interleaved among the separate banks. This allows higher data access rates than an asynchronous DRAM
(系统自动生成,下载前可以参看下载内容)
下载文件列表
wrfifo_inst.v
wrfifo_bb.v
wrfifo.v
uart_tx.v
uart_speed_select.v
uart_ctrl.v
sys_ctrl.v
sdram_wr_data.v
sdram_top.v
sdram_ctrl.v
sdram_cmd.v
sdr_test.v
sdr_para.v
sdfifo_ctrl.v
rdfifo_inst.v
rdfifo_bb.v
rdfifo.v
PLL_ctrl_inst.v
PLL_ctrl_bb.v
PLL_ctrl.v
datagene.v