文件名称:Full_parallel_architecture_for_turbo_decoding_of_
- 所属分类:
- 单片机(51,AVR,MSP430等)
- 资源属性:
- [PDF]
- 上传时间:
- 2012-11-26
- 文件大小:
- 108kb
- 下载次数:
- 0次
- 提 供 者:
- cor***
- 相关连接:
- 无
- 下载说明:
- 别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容均来自于网络,请自行研究使用
A full-parallel architecture for turbo decoding, which achieves ultrahigh
data rates when using product codes as error correcting codes, is
proposed. This architecture is able to decode product codes using
binary BCH or m-ary Reed-Solomon component codes. The major
advantage of our architecture is that it enables the memory blocks
between all half-iterations to be removed. Moreover, the latency of the
turbo decoder is strongly reduced. The proposed architecture opens the
way to numerous applications such as optical transmission and data
storage. In particular, the block turbo decoding architecture can
support optical transmission at data rates above 10 Gbit=s.
data rates when using product codes as error correcting codes, is
proposed. This architecture is able to decode product codes using
binary BCH or m-ary Reed-Solomon component codes. The major
advantage of our architecture is that it enables the memory blocks
between all half-iterations to be removed. Moreover, the latency of the
turbo decoder is strongly reduced. The proposed architecture opens the
way to numerous applications such as optical transmission and data
storage. In particular, the block turbo decoding architecture can
support optical transmission at data rates above 10 Gbit=s.
(系统自动生成,下载前可以参看下载内容)
下载文件列表
Full-parallel architecture for turbo decoding of product codes.pdf