文件名称:2004818105518701
- 所属分类:
- 单片机(51,AVR,MSP430等)
- 资源属性:
- [C/C++] [源码]
- 上传时间:
- 2012-11-26
- 文件大小:
- 3kb
- 下载次数:
- 0次
- 提 供 者:
- t**
- 相关连接:
- 无
- 下载说明:
- 别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容均来自于网络,请自行研究使用
3310液晶显示屏C51测试程序
2004/07/31/BD2YA
接脚资料:
Pin Signal Descr iption Port
1:VDD
Power Input. Logic supply voltage range VDD to GND : 2.7 to 3.3 V
2:SCLK
Serial clock. Input for the clock signal: 0.0 to 4.0 Mbits/s.
3:SDIN
Serial data. Input for the data line.
4:D/C
Mode Select. To select either command/address or data input.
5:SCE
Chip enable input. The enable pin allows data to be clocked in. The signal is active LOW.
6:GND
Ground
7:VOUT
Ouptut voltage. Add external 1-10 uF electrolytic capacitor from VOUT to GND
8:RES
External reset. This signal will reset the device and must be applied to properly
initialize the chip. The signal is active LOW.
控制芯片:
PCD8544 */-3310 LCD screen C51 test procedure information 2004/07/31/BD2YA pin: Pin Signal Descr iption Port 1: VDD Power Input. Logic supply voltage range VDD to GND: 2.7 to 3.3 V 2: SCLK Serial clock. Input for the clock signal: 0.0 to 4.0 Mbits/s. 3: SDIN Serial data. Input for the data line. 4: D/C Mode Select. To select either command/address or data input. 5: SCE Chip enable input. The enable pin allows data to be clocked in. The signal is active LOW. 6: GND Ground 7: VOUT Ouptut voltage. Add external 1-10 uF electrolytic capacitor from VOUT to GND 8: RES External reset. This signal will reset the device and must be applied to properly initialize the chip. The signal is active LOW. Controller: PCD8544* /
2004/07/31/BD2YA
接脚资料:
Pin Signal Descr iption Port
1:VDD
Power Input. Logic supply voltage range VDD to GND : 2.7 to 3.3 V
2:SCLK
Serial clock. Input for the clock signal: 0.0 to 4.0 Mbits/s.
3:SDIN
Serial data. Input for the data line.
4:D/C
Mode Select. To select either command/address or data input.
5:SCE
Chip enable input. The enable pin allows data to be clocked in. The signal is active LOW.
6:GND
Ground
7:VOUT
Ouptut voltage. Add external 1-10 uF electrolytic capacitor from VOUT to GND
8:RES
External reset. This signal will reset the device and must be applied to properly
initialize the chip. The signal is active LOW.
控制芯片:
PCD8544 */-3310 LCD screen C51 test procedure information 2004/07/31/BD2YA pin: Pin Signal Descr iption Port 1: VDD Power Input. Logic supply voltage range VDD to GND: 2.7 to 3.3 V 2: SCLK Serial clock. Input for the clock signal: 0.0 to 4.0 Mbits/s. 3: SDIN Serial data. Input for the data line. 4: D/C Mode Select. To select either command/address or data input. 5: SCE Chip enable input. The enable pin allows data to be clocked in. The signal is active LOW. 6: GND Ground 7: VOUT Ouptut voltage. Add external 1-10 uF electrolytic capacitor from VOUT to GND 8: RES External reset. This signal will reset the device and must be applied to properly initialize the chip. The signal is active LOW. Controller: PCD8544* /
相关搜索: 3310
(系统自动生成,下载前可以参看下载内容)
下载文件列表
0818okc3310.c