搜索资源列表
USB 1.1 IP-CORE和设计范例 VHDL源代码
- USB 1.1 IP-CORE和设计范例 VHDL源代码-Sample program for USB1.1 IP core design, VHDL source code
usb1.1_Verilog
- usb1.1的设备控制器IP核,是用verilog硬件描述语言写的-USB1.1 IP core for device control, written with hardware describing language of Verilog.
usb_doc
- USB IP core.very good
USB IPcore(带说明)
- USB IPcoreIP核,包含文档(带说明)-USB IPcoreIP nuclear contains documents (with the note)
USB 2.0 IP Core
- USB20的IP CORE,可以直接用在SOPC下,自动完成全部的枚举,只需修改枚举参数即可!-USB20 IP CORE, can be directly used in SOPC, automatically complete the enumeration. only a modification of enumerated parameters can be!
USB2.0IP_core_Verilog
- 完整的用VERILOG语言开发的USB2.0 IP核源代码,包括文档、仿真文件-complete with verilog language development USB2.0 IP source code, including documentation, Simulation documents
USB_2-0_Host_IP_Core
- this come from alter ,you can look and find it on line about USB
usb11_test
- 该范例使用FreeDev_usb11 ip core支持开发板成为USB HOST的 设备(常见的是PC机)。
ip
- usart的verilog代码.rar 包括很多的FPGA ip 源码,可以直接应用 uart_vhdl.zip sl811usb包含源程序.rar mc8051_design.zip mcpu_1[1].05.zip minicpu.zip mmc_lark_original.zip -USART the Verilog code. rar, including many of the FPGA ip
free_IP_1
- 来自于OpenCores组织的开放IP核,非常专业,大牛编写。-OpenCores organizations from open IP core, very professional, big cattle preparation.
usb_phy
- usb接口协议。It was tested with a USB 1.1 core I have written on a XESS XCV800 board with a a Philips PDIUSBP11A transceiver. -usb interface protocol. It was tested with a USB 1.1 core I have written ona XESS XCV800 board
usb20_ipcore_usb_funct
- usb的芯片ip core. 用HDL描述,适合asic/fpga人员参考或使用。USB ip core for ASIC/FPGA designers.-usb chips ip core. with HDL descr iption suitable for asic/fpga staff reference or use. USB ip core for ASIC/FPGA designers.
USB
- 用VHDL实现的USB IP核,大家可以参考下-Use VHDL to achieve USB IP core, we can refer to the following
usb
- USBHostSlave is a USB 1.1 host and Device IP core. – Supports full speed (12Mbps) and low speed (1.5Mbps) operation. – USB Device has four endpoints, each with their own independent FIFO. – Supports the four types
usb
- USB完整代码 包括vhdl和verilog两种-usb ip core
TSMC_DSD-USB-IP
- TSMC USB IP Spec for 0.18um proce-TSMC USB IP Spec for 0.18um process
verilog-usb--protel-design
- 基于FPGA的usb2.0 ip核设计,所用的语言是verilog-FPGA-based usb2.0 ip core design, the language used is the verilog
USB-1.1-IP-CORE-VHDL
- USB1.1标准接口的IP核的实现和其设计实现的源码范例VHDL-USB1.1 standard interface IP core implementations and examples of their design and implementation of the VHDL source code
pg137-axi-usb2-device(xilinx USB ip core)
- xilinx USB ip 核使用说明文档,接口完全和usb3320接口一致(Xilinx USB IP core usage instructions document, the interface is completely consistent with the usb3320 interface)
usbip-win-master
- USB/IP emulator for windows 10 x64