文件名称:xapp485
- 所属分类:
- 图形图像处理(光照,映射..)
- 资源属性:
- [PPT]
- 上传时间:
- 2008-10-13
- 文件大小:
- 2.25mb
- 下载次数:
- 0次
- 提 供 者:
- Ray****
- 相关连接:
- 无
- 下载说明:
- 别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容均来自于网络,请自行研究使用
XILINX公司关于平板显示\"LVDS接收\"的参考设计,已经过验证非常成熟,用于使用FPGA来做图象增强,Gamma校正,动态背光控制等的设计!
(系统自动生成,下载前可以参看下载内容)
下载文件列表
压缩包 : 93317485xapp485.zip 列表 xapp485/ xapp485/4bit_constraints/ xapp485/4bit_constraints/Copy of top4_rx_3s500e_fg320_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s100e_cp132_t_a.ucf xapp485/4bit_constraints/top4_rx_3s100e_vq100_t_a.ucf xapp485/4bit_constraints/top4_rx_3s1200e_fg320_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s1200e_fg320_tr_a.ucf xapp485/4bit_constraints/top4_rx_3s1200e_ft256_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s1200e_ft256_tr_a.ucf xapp485/4bit_constraints/top4_rx_3s1600e_fg320_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s1600e_fg320_tr_a.ucf xapp485/4bit_constraints/top4_rx_3s1600e_fg484_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s250e_cp132_t_a.ucf xapp485/4bit_constraints/top4_rx_3s250e_ft256_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s250e_ft256_tr_a.ucf xapp485/4bit_constraints/top4_rx_3s250e_pq208_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s250e_pq208_tr_a.ucf xapp485/4bit_constraints/top4_rx_3s250e_vq100_t_a.ucf xapp485/4bit_constraints/top4_rx_3s500e_cp132_t_a.ucf xapp485/4bit_constraints/top4_rx_3s500e_fg320_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s500e_ft256_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s500e_ft256_tr_a.ucf xapp485/4bit_constraints/top4_rx_3s500e_pq208_tl_a.ucf xapp485/4bit_constraints/top4_rx_3s500e_pq208_tr_a.ucf xapp485/4bit_floorplans/ xapp485/4bit_floorplans/top4_rx_3s100e_vq100_t_a.ppt xapp485/4bit_floorplans/top4_rx_3s1200e_fg320_tl_a.ppt xapp485/4bit_floorplans/top4_rx_3s1200e_fg320_tr_a.ppt xapp485/4bit_floorplans/top4_rx_3s1200e_ft256_tl_a.ppt xapp485/4bit_floorplans/top4_rx_3s1200e_ft256_tr_a.ppt xapp485/4bit_floorplans/top4_rx_3s1600e_fg320_tl_a.ppt xapp485/4bit_floorplans/top4_rx_3s1600e_fg320_tr_a.ppt xapp485/4bit_floorplans/top4_rx_3s1600e_fg484_tl_a.ppt xapp485/4bit_floorplans/top4_rx_3s250e_cp132_t_a.ppt xapp485/4bit_floorplans/top4_rx_3s250e_ft256_tl_a.ppt xapp485/4bit_floorplans/top4_rx_3s250e_ft256_tr_a.ppt xapp485/4bit_floorplans/top4_rx_3s250e_vq100_t_a.ppt xapp485/4bit_floorplans/top4_rx_3s500e_cp132_t_a.ppt xapp485/4bit_floorplans/top4_rx_3s500e_fg320_tl_a.ppt xapp485/4bit_floorplans/top4_rx_3s500e_ft256_tl_a.ppt xapp485/4bit_floorplans/top4_rx_3s500e_ft256_tr_a.ppt xapp485/4bit_floorplans/top4_tx_3s100e_cp132_r_a.ppt xapp485/4bit_floorplans/top4_tx_3s100e_vq100_r_a.ppt xapp485/4bit_floorplans/top4_tx_3s1200e_ft256_rb_a.ppt xapp485/4bit_floorplans/top4_tx_3s1200e_ft256_rt_a.ppt xapp485/4bit_floorplans/top4_tx_3s250e_cp132_a.ppt xapp485/4bit_floorplans/top4_tx_3s250e_ft256_rb_a.ppt xapp485/4bit_floorplans/top4_tx_3s250e_ft256_rt_a.ppt xapp485/4bit_floorplans/top4_tx_3s250e_tq144_a.ppt xapp485/4bit_floorplans/top4_tx_3s500e_fg320_tl_a.ppt xapp485/4bit_floorplans/top4_tx_3s500e_fg320_tr_a.ppt xapp485/4bit_floorplans/top4_tx_3s500e_ft256_rb_a.ppt xapp485/4bit_floorplans/top4_tx_3s500e_ft256_rt_a.ppt xapp485/4bit_verilog/ xapp485/4bit_verilog/auto_phase_align_s3e.v xapp485/4bit_verilog/serdes_4b_1to7.v xapp485/4bit_verilog/serdes_4b_1to7_wrapper.v xapp485/4bit_verilog/top4_rx.v xapp485/4bit_vhdl/ xapp485/4bit_vhdl/auto_phase_align_s3e.vhd xapp485/4bit_vhdl/serdes_4b_1to7.vhd xapp485/4bit_vhdl/serdes_4b_1to7_wrapper.vhd xapp485/4bit_vhdl/top4_rx.vhd xapp485/5bit_constraints/ xapp485/5bit_constraints/top5_rx_3s100e_cp132_t_a.ucf xapp485/5bit_constraints/top5_rx_3s100e_vq100_t_a.ucf xapp485/5bit_constraints/top5_rx_3s1200e_fg320_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s1200e_fg320_tr_a.ucf xapp485/5bit_constraints/top5_rx_3s1200e_ft256_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s1200e_ft256_tr_a.ucf xapp485/5bit_constraints/top5_rx_3s1600e_fg320_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s1600e_fg320_tr_a.ucf xapp485/5bit_constraints/top5_rx_3s1600e_fg484_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s250e_cp132_t_a.ucf xapp485/5bit_constraints/top5_rx_3s250e_ft256_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s250e_ft256_tr_a.ucf xapp485/5bit_constraints/top5_rx_3s250e_pq208_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s250e_pq208_tr_a.ucf xapp485/5bit_constraints/top5_rx_3s250e_vq100_t_a.ucf xapp485/5bit_constraints/top5_rx_3s500e_cp132_t_a.ucf xapp485/5bit_constraints/top5_rx_3s500e_fg320_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s500e_ft256_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s500e_ft256_tr_a.ucf xapp485/5bit_constraints/top5_rx_3s500e_pq208_tl_a.ucf xapp485/5bit_constraints/top5_rx_3s500e_pq208_tr_a.ucf xapp485/5bit_floorplans/ xapp485/5bit_floorplans/top5_rx_3s100e_vq100_t_a.ppt xapp485/5bit_floorplans/top5_rx_3s1200e_fg320_tl_a.ppt xapp485/5bit_floorplans/top5_rx_3s1200e_fg320_tr_a.ppt xapp485/5bit_floorplans/top5_rx_3s1200e_ft256_tl_a.ppt xapp485/5bit_floorplans/top5_rx_3s1200e_ft256_tr_a.ppt xapp485/5bit_floorplans/top5_rx_3s1600e_fg320_tl_a.ppt xapp485/5bit_floorplans/top5_rx_3s1600e_fg320_tr_a.ppt xapp485/5bit_floorplans/top5_rx_3s1600e_fg484_tl_a.ppt xapp485/5bit_floorplans/top5_rx_3s250e_cp132_t_a.ppt xapp485/5bit_floorplans/top5_rx_3s250e_ft256_tl_a.ppt xapp485/5bit_floorplans/top5_rx_3s250e_ft256_tr_a.ppt xapp485/5bit_floorplans/top5_rx_3s250e_vq100_t_a.ppt xapp485/5bit_floorplans/top5_rx_3s500e_cp132_t_a.ppt xapp485/5bit_floorplans/top5_rx_3s500e_fg320_tl_a.ppt xapp485/5bit_floorplans/top5_rx_3s500e_ft256_tl_a.ppt xapp485/5bit_floorplans/top5_rx_3s500e_ft256_tr_a.ppt xapp485/5bit_verilog/ xapp485/5bit_verilog/auto_phase_align_s3e.v xapp485/5bit_verilog/serdes_5b_1to7.v xapp485/5bit_verilog/serdes_5b_1to7_wrapper.v xapp485/5bit_verilog/top5_rx.v xapp485/5bit_vhdl/ xapp485/5bit_vhdl/auto_phase_align_s3e.vhd xapp485/5bit_vhdl/serdes_5b_1to7.vhd xapp485/5bit_vhdl/serdes_5b_1to7_wrapper.vhd xapp485/5bit_vhdl/top5_rx.vhd xapp485/receiver_floorplan.ppt xapp485/xapp485_calculations.xls xapp485/xapp485_readme.txt