文件名称:sdram
介绍说明--下载内容均来自于网络,请自行研究使用
在ISE开发环境下的单速率SDRAM简单读写控制器设计,用的是verilog硬件描述语言-ISE development environment in a single-rate SDRAM controller read and write simple design, using the verilog hardware descr iption language
(系统自动生成,下载前可以参看下载内容)
下载文件列表
test
....\ise
....\...\automake.log
....\...\coregen.log
....\...\coregen.prj
....\...\fpga.cmd_log
....\...\fpga.lso
....\...\fpga.ngc
....\...\fpga.ngr
....\...\fpga.prj
....\...\fpga.stx
....\...\fpga.syr
....\...\fpga_top.lso
....\...\fpga_top.prj
....\...\fpga_top.sch
....\...\fpga_top.stx
....\...\fpga_top.sym
....\...\fpga_top.tfi
....\...\fpga_top.vf
....\...\fpga_top_vhdl.prj
....\...\fpga_vhdl.prj
....\...\prjname.lso
....\...\test.dhp
....\...\test.npl
....\...\top.sch
....\...\top.sym
....\...\xst
....\...\...\work
....\...\...\....\hdllib.ref
....\...\...\....\vlg22
....\...\...\....\.....\fpga.bin
....\...\...\....\vlg54
....\...\...\....\.....\fpga_top.bin
....\...\__projnav
....\...\.........\coregen.rsp
....\...\.........\fpga.xst
....\...\.........\fpga_top.xst
....\...\.........\fpga_top_jhdparse_tcl.rsp
....\...\.........\runXst_tcl.rsp
....\...\.........\test.gfl
....\...\.........\test_flowplus.gfl
....\...\.........\top_jhdparse_tcl.rsp
....\...\.........\xst_sprjTOstx_tcl.rsp
....\...\__projnav.log
....\modelsim
....\........\test.cr.mti
....\........\test.mpf
....\........\vsim.wlf
....\........\wave.do
....\........\wave2.do
....\........\work
....\........\....\@v51
....\........\....\....\verilog.asm
....\........\....\....\_primary.dat
....\........\....\....\_primary.vhd
....\........\....\fpga
....\........\....\....\verilog.asm
....\........\....\....\_primary.dat
....\........\....\....\_primary.vhd
....\........\....\mt48lc1m16a1
....\........\....\............\verilog.asm
....\........\....\............\_primary.dat
....\........\....\............\_primary.vhd
....\........\....\top
....\........\....\...\verilog.asm
....\........\....\...\_primary.dat
....\........\....\...\_primary.vhd
....\........\....\_info
....\src
....\...\fpga.v
....\...\global.h
....\...\mt48lc1m16a1-8a.v
....\...\top.v
....\...\V51.v
....\ise
....\...\automake.log
....\...\coregen.log
....\...\coregen.prj
....\...\fpga.cmd_log
....\...\fpga.lso
....\...\fpga.ngc
....\...\fpga.ngr
....\...\fpga.prj
....\...\fpga.stx
....\...\fpga.syr
....\...\fpga_top.lso
....\...\fpga_top.prj
....\...\fpga_top.sch
....\...\fpga_top.stx
....\...\fpga_top.sym
....\...\fpga_top.tfi
....\...\fpga_top.vf
....\...\fpga_top_vhdl.prj
....\...\fpga_vhdl.prj
....\...\prjname.lso
....\...\test.dhp
....\...\test.npl
....\...\top.sch
....\...\top.sym
....\...\xst
....\...\...\work
....\...\...\....\hdllib.ref
....\...\...\....\vlg22
....\...\...\....\.....\fpga.bin
....\...\...\....\vlg54
....\...\...\....\.....\fpga_top.bin
....\...\__projnav
....\...\.........\coregen.rsp
....\...\.........\fpga.xst
....\...\.........\fpga_top.xst
....\...\.........\fpga_top_jhdparse_tcl.rsp
....\...\.........\runXst_tcl.rsp
....\...\.........\test.gfl
....\...\.........\test_flowplus.gfl
....\...\.........\top_jhdparse_tcl.rsp
....\...\.........\xst_sprjTOstx_tcl.rsp
....\...\__projnav.log
....\modelsim
....\........\test.cr.mti
....\........\test.mpf
....\........\vsim.wlf
....\........\wave.do
....\........\wave2.do
....\........\work
....\........\....\@v51
....\........\....\....\verilog.asm
....\........\....\....\_primary.dat
....\........\....\....\_primary.vhd
....\........\....\fpga
....\........\....\....\verilog.asm
....\........\....\....\_primary.dat
....\........\....\....\_primary.vhd
....\........\....\mt48lc1m16a1
....\........\....\............\verilog.asm
....\........\....\............\_primary.dat
....\........\....\............\_primary.vhd
....\........\....\top
....\........\....\...\verilog.asm
....\........\....\...\_primary.dat
....\........\....\...\_primary.vhd
....\........\....\_info
....\src
....\...\fpga.v
....\...\global.h
....\...\mt48lc1m16a1-8a.v
....\...\top.v
....\...\V51.v